

# Survey of Scientific Computing (SciComp 301)

Dave Biersach
Brookhaven National
Laboratory
<a href="mailto:dbiersach@bnl.gov">dbiersach@bnl.gov</a>

#### **Session 26a**

Boolean Algebra,
Logic Gates,
4-bit Counter on
Breadboard Circuit
(CMOS JK FF)

#### **Session Goals**

- Understand the Boolean mathematics of the three basic logic gates: NOT, AND, and OR
- Learn how to draw individual logic gates and how to <u>chain</u> multiple logic gates together in a circuit
- Incorporate multiple data input and output lines in a circuit
- Develop truth tables and analyze logic circuits to calculate the output states given the input states
- Understand how half-adders and full-adders operate
- Appreciate how memory can be constructed from gates

## George Boole (1815 – 1864)

- English mathematician
- 1847 published rules of symbolic logic ("Boolean Algebra")
- Only person with a data type named after him ("bool")



#### **Boolean Logic Gates**

- Logic Gates
  - Three types: **NOT** (inverter), **AND**, **OR**
  - Gates have 1 or 2 input lines, and 1 output line
- Input / Output lines are either:
  - False, F, Cold, Low, L, 0 (Zero)
  - True, T, Hot, High, H, 1
- The <u>left</u> side of a **truth table** is counted using **Base 2** to ensure every possible *permutation* of input states is evaluated across the entire circuit

# **Boolean Logic Gates**



#### **Boolean Logic Gates**

- NOT (inversion) is sometimes shown as a "bar" on top
- OR is a "sum" while AND is a "multiply" (modulo 2)
  - OR is sometimes shown as A + B
  - AND is sometimes shown as A B
- Circuits flow (propagate state) from "Left to Right"
  - The <u>output</u> of one gate flows into the <u>input(s)</u> of the <u>next</u> gate(s)
  - We can evaluate a gate's output line only when we know the value for every input line entering that gate

# **Chaining Logic Gates**



#### **Truth Tables**



#### Wire Overlap vs. Intersection

- Use **filled** circles **only** for electrical <u>junction</u> points
- Carry forward current logic state of line into each branch



#### **XOR** Gate



#### **NAND** and **NOR** Gates



A NAND gate is equivalent to an inversion followed by an OR



A NOR gate is equivalent to an inversion followed by an AND

# Multi-Input Gates

#### **Truth Tables**



| Α                         | A(B + C) |
|---------------------------|----------|
| В                         | 1        |
| $C \longrightarrow B + C$ |          |

| $000_{2}$ | = | $0_{10}$               |
|-----------|---|------------------------|
| 0012      | = | <b>1</b> <sub>10</sub> |
| 010       | _ | 2                      |

$$010_2 = \mathbf{2}_{10}$$

$$011_2 = \mathbf{3}_{10}$$

$$100_2 = \mathbf{4}_{10}$$

$$101_2 = \mathbf{5}_{10}$$

$$110_2 = \mathbf{6}_{10}$$

$$111_2 = \mathbf{7}_{10}$$

| Α | В | С | АВ | AC | AB + AC |
|---|---|---|----|----|---------|
| 0 | 0 | 0 | 0  | 0  | o       |
| 0 | 0 | 1 | 0  | 0  | О       |
| 0 | 1 | 0 | 0  | 0  | О       |
| 0 | 1 | 1 | 0  | 0  | 0       |
| 1 | 0 | 0 | 0  | 0  | 0       |
| 1 | 0 | 1 | 0  | 1  | 1       |
| 1 | 1 | 0 | 1  | 0  | 1       |
| 1 | 1 | 1 | 1  | 1  | 1       |

| Α | В | С | A | B+C | A(B + C) |
|---|---|---|---|-----|----------|
| 0 | 0 | 0 | 0 | 0   | O        |
| 0 | 0 | 1 | 0 | 1   | О        |
| 0 | 1 | 0 | 0 | 1   | О        |
| 0 | 1 | 1 | 0 | 1   | 0        |
| 1 | 0 | 0 | 1 | 0   | O        |
| 1 | 0 | 1 | 1 | 1   | 1        |
| 1 | 1 | 0 | 1 | 1   | 1        |
| 1 | 1 | 1 | 1 | 1   | 1        |

With 3 *input* lines, there should be  $2^3 = 8$  rows in the circuit's truth table (0-7)

# Lab 1 – Complete a Truth Table

|                    |   | INF | OUTPUT |   |  |
|--------------------|---|-----|--------|---|--|
| Base <sub>10</sub> | Α | В   | С      | D |  |
| 0                  | 0 | 0   | 0      | 0 |  |
| 1                  | 0 | 0   | 0      | 1 |  |
| 2                  | 0 | 0   | 1      | 0 |  |
| 3                  | 0 | 0   | 1      | 1 |  |
| 4                  | 0 | 1   | 0      | 0 |  |
| 5                  | 0 | 1   | 0      | 1 |  |
| 6                  | 0 | 1   | 1      | 0 |  |
| 7                  | 0 | 1   | 1      | 1 |  |
| 8                  | 1 | 0   | 0      | 0 |  |
| 9                  | 1 | 0   | 0      | 1 |  |
| 10                 | 1 | 0   | 1      | 0 |  |
| 11                 | 1 | 0   | 1      | 1 |  |
| 12                 | 1 | 1   | 0      | 0 |  |
| 13                 | 1 | 1   | 0      | 1 |  |
| 14                 | 1 | 1   | 1      | 0 |  |
| 15                 | 1 | 1   | 1      | 1 |  |



| NOT Gate     |   |  |  |  |
|--------------|---|--|--|--|
| INPUT OUTPUT |   |  |  |  |
| 0            | 1 |  |  |  |
| 1            | 0 |  |  |  |

| AND Gate     |   |   |  |  |
|--------------|---|---|--|--|
| INPUT OUTPUT |   |   |  |  |
| 0            | 0 | 0 |  |  |
| 0            | 1 | 0 |  |  |
| 1            | 0 | 0 |  |  |
| 1            | 1 | 1 |  |  |

| OR Gate      |   |   |  |  |
|--------------|---|---|--|--|
| INPUT OUTPUT |   |   |  |  |
| 0            | 0 | 0 |  |  |
| 0            | 1 | 1 |  |  |
| 1            | 0 | 1 |  |  |
| 1            | 1 | 1 |  |  |

## Logic Gates in the Real World







## Gate Equivalence

#### • Augustus De Morgan's laws:

- Can make an AND gate from 3 NOTs and 1 OR
- Can make an OR gate from 3 NOTs and 1 AND
- Simply invert both inputs and the output!



**OR** from AND



**AND** from OR

## De Morgan's Laws





We can build any circuit using just NAND or NOR gates!

# Apollo Guidance Computer





# Apollo Guidance Computer



## **Drawing A Digital Circuit**



## Lab 2 – Majority Voting (2 of 3)

- Create a truth table with input variables (A, B, C) that represent the vote (yeah or nay) of three people
- Design a circuit that emits 1 as output if and only if at least
   2 out of the 3 input lines are also 1
  - Start out by making a truth table for all 8 possible input permutations
  - Then use AND gates to select only those input permutations that that represent valid (1/high/true) "majority" output
  - Then use OR gates to gather the output of those AND gates into a single output line

# Lab 2 – Majority Voting (2 of 3)

| 2 | of 3 | 3 Мај | ority | Voting | Truth | Table |
|---|------|-------|-------|--------|-------|-------|
|   |      |       |       |        |       |       |

| INPUT |   |   | OUTPUT |
|-------|---|---|--------|
| Α     | В | С | V      |
| 0     | 0 | 0 | 0      |
| 0     | 0 | 1 | 0      |
| 0     | 1 | 0 | 0      |
| 0     | 1 | 1 | 1      |
| 1     | 0 | 0 | 0      |
| 1     | 0 | 1 | 1      |
| 1     | 1 | 0 | 1      |
| 1     | 1 | 1 | 1      |



# Lab 2 – Majority Voting (2 of 3)

#### 2 of 3 Majority Voting Truth Table

| INPUT |   |   | OUTPUT |
|-------|---|---|--------|
| Α     | В | С | V      |
| 0     | 0 | 0 | 0      |
| 0     | 0 | 1 | 0      |
| 0     | 1 | 0 | 0      |
| 0     | 1 | 1 | 1      |
| 1     | 0 | 0 | 0      |
| 1     | 0 | 1 | 1      |
| 1     | 1 | 0 | 1      |
| 1     | 1 | 1 | 1      |



## **Binary Addition**



#### Half-Adder Circuit

| Half ADDER Truth Table |   |  |   |                  |  |  |  |
|------------------------|---|--|---|------------------|--|--|--|
| INPUT OUTPUT           |   |  |   |                  |  |  |  |
| Α                      | В |  | S | C <sub>out</sub> |  |  |  |
| 0                      | 0 |  | 0 | 0                |  |  |  |
| 0                      | 1 |  | 1 | 0                |  |  |  |
| 1                      | 0 |  | 1 | 0                |  |  |  |
| 1                      | 1 |  | 0 | 1                |  |  |  |



#### **Full Adder Circuit**



# Full Adder Circuit using NAND gates



#### Lab 3

- Using <u>only</u> 1 OR, 2 XOR, and 2 AND gates, design a FULL ADDER circuit
- The circuit has 3 input lines, and 2 output lines to indicate the sum and if there needs to be a carry to the next column
- Consider how FULL ADDERs can be chained to sum two
   3-bit numbers

| FULL ADDER Truth Table |       |                 |  |     |                  |  |  |
|------------------------|-------|-----------------|--|-----|------------------|--|--|
|                        | INPU1 |                 |  | OUT | PUT              |  |  |
| Α                      | В     | C <sub>in</sub> |  | S   | C <sub>out</sub> |  |  |
| 0                      | 0     | 0               |  | 0   | 0                |  |  |
| 0                      | 0     | 1               |  | 1   | 0                |  |  |
| 0                      | 1     | 0               |  | 1   | 0                |  |  |
| 0                      | 1     | 1               |  | 0   | 1                |  |  |
| 1                      | 0     | 0               |  | 1   | 0                |  |  |
| 1                      | 0     | 1               |  | 0   | 1                |  |  |
| 1                      | 1     | 0               |  | 0   | 1                |  |  |
| 1                      | 1     | 1               |  | 1   | 1                |  |  |

# Lab 3 - Full Adder using XOR gates



# Lab 3 - Full Adder using XOR gates



## Chaining Full Adders with Ripple Carry



# 1 Bit Memory : Set-Reset Latch



| In | put | Out     | put     |
|----|-----|---------|---------|
| s  | R   | P       | Q       |
| 0  | 0   | Hold (  | Dutput  |
| 0  | 1   | 1       | 0       |
| 1  | 0   | 0       | 1       |
| 1  | 1   | Invalid | l Input |

## A **clocked J-K** Flip-flop



|   | С | J | K | Q      | Q      |
|---|---|---|---|--------|--------|
|   | 工 | 0 | 0 | latch  | latch  |
|   | Т | 0 | 1 | 0      | 1      |
|   | 工 | 1 | 0 | 1      | 0      |
| С | Т | 1 | 1 | toggle | toggle |
|   | Х | 0 | 0 | latch  | latch  |
|   | х | 0 | 1 | latch  | latch  |
|   | х | 1 | 0 | latch  | latch  |
|   | х | 1 | 1 | latch  | latch  |



A J-K flip-flop will only change state on the *rising edge* of the clock signal

If J and K are both HIGH, then the output will **toggle!** 

#### CD4027 Dual J-K Flip-Flop



# A 4-Bit Counter Using Clocked J-K Flip-Flops



## A 4-Bit Counter Using Clocked J-K Flip-Flops

|                | Bas            | se2            |                |         |
|----------------|----------------|----------------|----------------|---------|
| MSB            |                |                | LSB            |         |
| 4th Digit      | 3rd Digit      | 2nd Digit      | 1st Digit      |         |
| 2^3 = <b>8</b> | 2^2 = <b>4</b> | 2^1 = <b>2</b> | 2^0 = <b>0</b> | Base 10 |
| 0              | 0              | 0              | 0              | 0       |
| 0              | 0              | 0              | 1              | 1       |
| 0              | 0              | 1              | 0              | 2       |
| 0              | 0              | 1              | 1              | 3       |
| 0              | 1              | 0              | 0              | 4       |
| 0              | 1              | 0              | 1              | 5       |
| 0              | 1              | 1              | 0              | 6       |
| 0              | 1              | 1              | 1              | 7       |
| 1              | 0              | 0              | 0              | 8       |
| 1              | 0              | 0              | 1              | 9       |
| 1              | 0              | 1              | 0              | 10      |
| 1              | 0              | 1              | 1              | 11      |
| 1              | 1              | 0              | 0              | 12      |
| 1              | 1              | 0              | 1              | 13      |
| 1              | 1              | 1              | 0              | 14      |
| 1              | 1              | 1              | 1              | 15      |





# Breadboard Wiring





fritzing

fritzing





# Test Your Understanding



### Add a "Pull Up" Button that goes HIGH when pressed, and outputs LOW when not pressed Pull Up Pull Up **Switch** Resistor Output Output Pull Down Pull Down Resistor Switch Gnd fritzing

## Building The Counter

LOW does <u>not</u> mean zero (0) volts! You can't have an "open" switch because that stops current flow









Tie the Q output of the 2<sup>nd</sup> JK FF to the **CLOCK** input of the 3<sup>rd</sup> FF





Tie the **Q** output of the 1st JK FF to the LSB LED



Tie the **Q** output of the 2nd JK FF to the 2nd LED

fritzing



Tie the **Q** output of the 3rd JK FF to the **3rd** LED



Tie the **Q** output of the 4<sup>th</sup> JK FF to the MSB LED



|    | Base2     |                |                |                |  |  |
|----|-----------|----------------|----------------|----------------|--|--|
|    | LSB       |                | MSB            |                |  |  |
| t  | 1st Digit | 2nd Digit      | 3rd Digit      | 4th Digit      |  |  |
| Ba | 2^0 = 0   | 2^1 = <b>2</b> | 2^2 = <b>4</b> | 2^3 = <b>8</b> |  |  |
|    | 0         | 0              | 0              | 0              |  |  |

|         | 1ST DIGIT | 2nd Digit      | 3ra Digit      | 4th Digit |
|---------|-----------|----------------|----------------|-----------|
| Base 10 | 2^0 = 0   | 2^1 = <b>2</b> | 2^2 = <b>4</b> | 2^3 = 8   |
| 0       | 0         | 0              | 0              | 0         |
| 1       | 1         | 0              | 0              | 0         |
| 2       | 0         | 1              | 0              | 0         |
| 3       | 1         | 1              | 0              | 0         |
| 4       | 0         | 0              | 1              | 0         |
| 5       | 1         | 0              | 1              | 0         |
| 6       | 0         | 1              | 1              | 0         |
| 7       | 1         | 1              | 1              | 0         |
| 8       | 0         | 0              | 0              | 1         |
| 9       | 1         | 0              | 0              | 1         |
| 10      | 0         | 1              | 0              | 1         |
| 11      | 1         | 1              | 0              | 1         |
| 12      | 0         | 0              | 1              | 1         |

Building The Counter

When you press the button you are clocking the 1st FF, which causes cascading toggles that essentially "counts" up by +1 each press



#### Reading 3 bits from a 4 address memory



### A Full Computer



#### Invest in Your Own Future



#### Elegoo EL-KIT-003 UNO Project Super Starter Kit with Tutorial for Arduino

by ELEGOO

★★★★☆ × 865 customer reviews | 151 answered questions

Price: \$35.00 /prime

- Free PDF tutorial(more than 22 lessons) and clear listing in a nice package
- The most economical way to starting Arduino programming for those beginners who are interested
- Lcd1602 module with pin header (not need to be soldered by yourself)
- This is the upgraded starter kits with power supply module, 9V battery with dc
- High quality kite with uno R3, 100 percent compatible with Arduino uno R3

#### Invest in Your Own Future



#### SparkFun Inventor's Kit - v4.0

by SparkFun

★★★☆ 

6 customer reviews | 5 answered questions

Amazon's Choice for "sparkfun inventor's kit - v4.0"



- Starter Kit to Learn Arduino
- Includes the SparkFun RedBoard (Arduino compatible)
- ATmega328P
- Complete 16 exciting projects, including Simon Says
- Experiment with Sound, Light, Motion, Display and Robot

#### Closing thoughts...

- Boundless natural curiosity is the mark of a great scientist
- Be a lifelong learner glide with change
- Be proud of your good questions
- Never be satisfied with the security of mediocrity



#### Now You Know...

- Digital Logic Circuits
  - All computers are made from chains of simple logic gates
  - NAND and NOR gates are universal → they can make all other gates!
- How a computer performs arithmetic = full adders
  - Subtraction is just addition with inverted logic
  - Multiplication is just repeated addition
  - Division is just repeated subtraction
- How a computer stores numbers in memory = flip-flops
  - Four gates make a bit, eight bits make up a byte
  - Imagine how many gates are in your 64GB smartphone!